# Wide-Temperature, Precision INSTRUMENTATION AMPLIFIER 

## FEATURES

- PRECISION

LOW OFFSET: $100 \mu \mathrm{~V}$ (max)
LOW OFFSET DRIFT: $0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (max)
EXCELLENT LONG-TERM STABILITY VERY-LOW 1/f NOISE

- SMALL SIZE
microPACKAGE: MSOP-8, MSOP-10
- LOW COST


## APPLICATIONS

- LOW-LEVEL TRANSDUCER AMPLIFIER FOR BRIDGES, LOAD CELLS, THERMOCOUPLES
- WIDE DYNAMIC RANGE SENSOR MEASUREMENTS
- HIGH-RESOLUTION TEST SYSTEMS
- WEIGH SCALES
- MULTI-CHANNEL DATA ACQUISITION SYSTEMS
- MEDICAL INSTRUMENTATION
- AUTOMOTIVE APPLICATIONS


## - GENERAL-PURPOSE

## DESCRIPTION

The INA337 and INA338 (with shutdown) are high temperature, high-performance, low-cost, precision instrumentation amplifiers. They are true single-supply instrumentation amplifiers with very-low DC errors and input common-mode ranges that extends beyond the positive and approaches the negative rail. These features make them suitable for applications ranging from general-purpose to high-accuracy.
Excellent long-term stability and very low 1/f noise assure low offset voltage and drift throughout the life of the product. The INA337 (without shutdown) comes in the MSOP-8 package. The INA338 (with shutdown) is offered in MSOP-10. Both are specified over the temperature range, $40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

INA337 AND INA338 RELATED PRODUCTS

| PRODUCT | FEATURES |
| :--- | :--- |


| INA326 | Precision, Rail-to-Rail I/O, 2.4mA $\mathrm{I}_{\mathrm{Q}}$ |
| :--- | :--- |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR ${ }^{(1)}$ | SPECIFIED TEMPERATURE RANGE | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INA337 | MSOP-8 | $\overline{\text { DGK }}$ | $-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | $\begin{gathered} \overline{\mathrm{BIM}} \\ \mathrm{"} \end{gathered}$ | INA337AIDGKT INA337AIDGKR | Tape and Reel, 250 Tape and Reel, 2500 |
| INA338 | MSOP-10 | $\underset{\sim}{\text { DGS }}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | BIL | INA338AIDGST INA338AIDGSR | Tape and Reel, 250 Tape and Reel, 2500 |

NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| Supply Voltage ......................................................................... +5.5V |  |
| :---: | :---: |
| Signal Input Terminals: Voltage ${ }^{(2)}$.. | -0.5 V to ( $\mathrm{V}+$ ) +0.5 V |
| Current ${ }^{(2)}$ | .... $\pm 10 \mathrm{~mA}$ |
| Output Short-Circuit | Continuous |
| Operating Temperature Range | .. $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | .. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature . | ..... $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | .... $+300^{\circ} \mathrm{C}$ |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. (2) Input terminals are diode clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

## ELECTROSTATIC UA DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PIN CONFIGURATION

## Top View



MSOP-8


## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathbf{S}}=\boldsymbol{+ 2 . 7} \mathbf{V}$ to $\boldsymbol{+ 5 . 5 V}$

BOLDFACE limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=\mathbf{- 4 0}{ }^{\circ} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, G=100\left(\mathrm{R}_{1}=2 \mathrm{k} \Omega, \mathrm{R}_{2}=100 \mathrm{k} \Omega\right)$, external gain set resistors, and $\mathrm{I} \mathrm{A}_{\text {COMMON }}=\mathrm{V}_{\mathrm{S}} / 2$, with external equivalent filter corner of 1 kHz filters, unless otherwise noted.

| PARAMETER | CONDITION | INA337AIDGK, INA338AIDGS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUT <br> Offset Voltage, RTI <br> Over Temperature <br> vs Temperature <br> $d V_{\text {os }} / d T$ <br> vs Power Supply PSR <br> Long-Term Stability <br> Input Impedance, Differential <br> Common-Mode <br> Input Voltage Range <br> Safe Input Voltage <br> Common-Mode Rejection CMR <br> Over Temperature | $\begin{gathered} \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2 \\ \mathrm{~V}_{\mathrm{S}}=+2.7 \mathrm{~V} \text { to }+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2 \end{gathered}$ $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=(\mathrm{V}-)+0.25 \mathrm{~V} \text { to }(\mathrm{V}+)+0.1 \mathrm{~V}$ | $\pm 20$ $\begin{gathered} (\mathrm{V}-)+0.25 \\ (\mathrm{~V}-)-0.5 \\ 106 \\ 100 \end{gathered}$ | $\begin{gathered} \pm 20 \\ \\ \pm 0.1 \\ \pm 3 \\ \text { See Note (1) } \\ 10^{10} \\| 2 \\ 10^{10} \\| 14 \\ \\ 120 \end{gathered}$ | $\begin{aligned} & \pm 100 \\ & \pm 140 \\ & \pm 0.4 \end{aligned}$ $\begin{gathered} (\mathrm{V}+)+\mathbf{0 . 1} \\ (\mathrm{V}+)+0.5 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{V} / \mathrm{V}$ $\Omega \\| \mathrm{pF}$ $\Omega \\| \mathrm{pF}$ V V dB dB |
| INPUT BIAS CURRENT <br> Bias Current vs Temperature Offset Current | $\begin{aligned} \mathrm{V}_{\mathrm{CM}} & =\mathrm{V}_{\mathrm{S}} / 2 \\ \mathrm{~V}_{\mathrm{S}} & =+5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{S}} & =+5 \mathrm{~V} \end{aligned}$ | See Typical Characteristics |  |  | nA <br> nA |
| NOISE <br> Voltage Noise, RTI $\begin{aligned} & f=10 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz} \\ & f=1 \mathrm{kHz} \\ & f=0.01 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ <br> Voltage Noise, RTI $\begin{aligned} & f=10 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz} \\ & f=1 \mathrm{kHz} \\ & f=0.01 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ <br> Current Noise, RTI $\begin{aligned} & f=1 \mathrm{kHz} \\ & f=0.01 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ <br> Output Ripple, $\mathrm{V}_{\mathrm{O}}$ Filtered ${ }^{(2)}$ | $\mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{G}=100, \mathrm{R}_{1}=2 \mathrm{k} \Omega, \mathrm{R}_{2}=100 \mathrm{k} \Omega$ $\mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{G}=10, \mathrm{R}_{1}=20 \mathrm{k} \Omega, \mathrm{R}_{2}=100 \mathrm{k} \Omega$ |  | 33 33 33 0.8 120 97 97 4 0.15 4.2 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mu \mathrm{Vp}$-p <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mu \vee$ p-p <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ pAp-p |
| GAIN <br> Gain Equation <br> Range of Gain Gain Error ${ }^{(3)}$ vs Temperature Nonlinearity | $\begin{aligned} & \mathrm{G}=10,100, \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.25 \mathrm{~V} \text { to } 4.925 \mathrm{~V} \\ & \mathrm{G}=10,100, \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.25 \mathrm{~V} \text { to } 4.925 \mathrm{~V} \\ & \mathrm{G}=10,100, \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.25 \mathrm{~V} \text { to } 4.925 \mathrm{~V} \end{aligned}$ | $<0.1$ | $\begin{gathered} \mathrm{G}=2\left(\mathrm{R}_{2} / \mathrm{R}_{1}\right) \\ 0.08 \\ \pm 6 \\ \pm 0.003 \end{gathered}$ | $\begin{gathered} >10000 \\ \pm 0.2 \\ \pm 25 \\ \pm 0.01 \end{gathered}$ | $\begin{gathered} \mathrm{V} / \mathrm{V} \\ \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% \text { of } \mathrm{FS} \end{gathered}$ |
| OUTPUT <br> Voltage Output Swing from Positive Rail <br> Over Temperature <br> Voltage Output Swing from Negative Rai <br> Over Temperature <br> Capacitive Load Drive <br> Short-Circuit Current | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} (\mathrm{V}+)-0.075 \\ (\mathrm{~V}+)-0.075 \\ (\mathrm{~V}-)+0.25 \\ (\mathrm{~V}-)+0.25 \end{gathered}$ | $\begin{gathered} (\mathrm{V}+)-0.01 \\ (\mathrm{~V}+)+0.01 \\ \\ 500 \\ \pm 25 \end{gathered}$ |  | V <br> V <br> V <br> V <br> pF <br> mA |
| INTERNAL OSCILLATOR <br> Frequency of Auto-Correction Accuracy |  |  | $\begin{gathered} 90 \\ \pm 20 \end{gathered}$ |  | $\begin{gathered} \text { kHz } \\ \% \end{gathered}$ |
| FREQUENCY RESPONSE <br> Overload Recovery ${ }^{(4)}$ | $G=1 \text { to } 1 \mathrm{k}$ <br> $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, All Gains, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ <br> 1 kHz Filter, $\mathrm{G}=1$ to $1 \mathrm{k}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ step, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ <br> 10 kHz Filter, $\mathrm{G}=1$ to $1 \mathrm{k}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ step, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ <br> 1 kHz Filter, $50 \%$ Output Overload, $\mathrm{G}=1$ to 1 k 10 kHz Filter, $50 \%$ Output Overload, $\mathrm{G}=1$ to 1 k |  | 1 Filter Limited 0.95 1.3 130 160 30 5 |  | kHz <br> ms <br> ms <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+2.7 \mathrm{~V}$ to $\mathbf{+ 5 . 5 \mathrm { V } \text { (Cont.) }}$

BOLDFACE limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=\mathbf{- 4 0}{ }^{\circ} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$
At $T_{A}=+25^{\circ} \mathrm{C}, R_{L}=10 \mathrm{k} \Omega, G=100\left(R_{1}=2 k \Omega, R_{2}=100 \mathrm{k} \Omega\right)$, external gain set resistors, and $I A_{\text {CоммоN }}=V_{S} / 2$, with external equivalent filter corner of 1 kHz filters, unless otherwise noted.

\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITION} \& \multicolumn{3}{|c|}{INA337AIDGK, INA338AIDGS} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& \\
\hline \begin{tabular}{l}
POWER SUPPLY \\
Specified Voltage Range \\
Quiescent Current \\
Over Temperature
\end{tabular} \& \(\mathrm{I}_{\mathrm{O}}=0\), Diff \(\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V}\) \& +2.7 \& 2.4 \& \[
\begin{gathered}
+5.5 \\
3.4 \\
3.7
\end{gathered}
\] \& \begin{tabular}{l}
V \\
mA \\
mA
\end{tabular} \\
\hline \begin{tabular}{l}
SHUTDOWN \\
Disable (Logic-Low Threshold) \\
Enable (Logic-High Threshold) \\
Enable Time \({ }^{(5)}\) \\
Disable Time \\
Shutdown Current and Enable Pin Current
\end{tabular} \& \(\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}\), Disabled \& 1.6 \& \[
\begin{gathered}
75 \\
100 \\
2
\end{gathered}
\] \& 0.25

5 \& V V $\mu \mathrm{s}$ $\mu \mathrm{s}$ $\mu \mathrm{A}$ <br>

\hline | TEMPERATURE RANGE |
| :--- |
| Specified Range |
| Operating Range |
| Storage Range |
| Thermal Resistance $\quad \theta_{\mathrm{JA}}$ | \& MSOP-8 Surface-Mount \& \[

$$
\begin{aligned}
& -40 \\
& -40 \\
& -65
\end{aligned}
$$

\] \& 150 \& \[

$$
\begin{aligned}
& +125 \\
& +150 \\
& +150
\end{aligned}
$$

\] \& \[

$$
\begin{gathered}
{ }^{\circ} \mathrm{C} \\
{ }^{\circ} \mathrm{C} \\
{ }^{\circ} \mathrm{C} \\
{ }^{\circ} \mathrm{C} / \mathrm{W}
\end{gathered}
$$
\] <br>

\hline
\end{tabular}

NOTES: (1) 1000 -hour life test at $150^{\circ} \mathrm{C}$ demonstrated randomly distributed variation in the range of measurement limits—approximately $10 \mu \mathrm{~V}$. (2) See Applications Information section, Figures 1 and 2. (3) Does not include error and TCR of external gain-setting resistors. (4) Dynamic response is limited by filtering. Higher bandwidths can be achieved by adjusting the filter. (5) See Typical Characteristics, "Input Offset Voltage vs Warm-Up Time".

## TYPICAL CHARACTERISTICS

At $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, Gain $=100, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ with external equivalent filter corner of 1 kHz filters, unless otherwise noted.






INPUT-REFERRED VOLTAGE NOISE AND INPUT BIAS CURRENT NOISE vs FREQUENCY 10 kHz Filter


## TYPICAL CHARACTERISTICS (Cont.)

At $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, Gain $=100, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ with external equivalent filter corner of 1 kHz filters, unless otherwise noted.



$500 \mu \mathrm{~s} / \mathrm{div}$




## TYPICAL CHARACTERISTICS (Cont.)

At $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, Gain $=100, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ with external equivalent filter corner of 1 kHz filters, unless otherwise noted.



OFFSET VOLTAGE PRODUCTION DISTRIBUTION $G=100$ and 1000


Offset Voltage ( $\mu \mathrm{V}$ )


OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION


$$
\text { Offset Voltage Drift }\left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)
$$

OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION


## TYPICAL CHARACTERISTICS (Cont.)

At $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, Gain $=100, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ with external equivalent filter corner of 1 kHz filters, unless otherwise noted.


OUTPUT SWING TO THE NEGATIVE RAIL
vs TEMPERATURE


## APPLICATIONS INFORMATION

Figure 1 shows the basic connections required for operation of the INA337. A $0.1 \mu \mathrm{~F}$ capacitor, placed close to and across the power-supply pins is strongly recommended for highest accuracy. $R_{0} C_{0}$ is an output filter that minimizes auto-correction circuitry noise. This output filter may also serve as an antialiasing filter ahead of an Analog-to-Digital (A/D) converter. It is also optional based on desired precision.
The output reference terminal is taken at the low side of $R_{2}$ (I $\mathrm{A}_{\text {соммол }}$ ).
The INA337 uses a unique internal topology to achieve excellent common-mode rejection (CMR). Unlike conventional instrumentation amplifiers, CMR is not affected by resistance in the reference connections. See "Inside the INA337" for further detail. To achieve best high-frequency CMR, minimize capacitance on pins 1 and 8.

## SETTING THE GAIN

The INA337 is a 2-stage amplifier with each stage gain set by $R_{1}$ and $R_{2}$, respectively (see Figure 4, "Inside the INA337", for details.) Overall gain is described by the equation:

$$
\begin{equation*}
\mathrm{G}=\frac{2 \mathrm{R}_{2}}{\mathrm{R}_{1}} \tag{1}
\end{equation*}
$$

The stability and temperature drift of the external gain-setting resistors will affect gain by an amount that can be directly inferred from the gain equation (1).
Resistor values for commonly used gains are shown in Figure 1. Gain-set resistor values for best performance are different for +5 V single-supply and for $\pm 2.5 \mathrm{~V}$ dual-supply operation. Optimum value for $R_{1}$ can be calculated by:

$$
\begin{equation*}
\mathrm{R}_{1}=\mathrm{V}_{\mathbb{I N}, \mathrm{MAX}} / 12.5 \mu \mathrm{~A} \tag{2}
\end{equation*}
$$

where $R_{1}$ must be no less than $2 k \Omega$.

## Dual-Supply Operation

| DESIRED <br> GAIN | $\mathbf{R}_{1}$ <br> $(\Omega)$ | $\mathbf{R}_{2} \\| \mathbf{C}_{2}$ <br> $(\Omega \\|$ nF) |
| :---: | :---: | :---: |
| 0.1 | 400 k | $20 \mathrm{k}\|\mid 5$ |
| 0.2 | 400 k | $40 \mathrm{k}\|\mid 2.5$ |
| 0.5 | 400 k | $100 \mathrm{k}\|\mid 1$ |
| 1 | 200 k | $100 \mathrm{k}\|\mid 1$ |
| 2 | 100 k | $100 \mathrm{k}\|\mid 1$ |
| 5 | 40 k | $100 \mathrm{k}\|\mid 1$ |
| 10 | 20 k | $100 \mathrm{k}\|\mid 1$ |
| 20 | 10 k | $100 \mathrm{k}\|\mid 1$ |
| 50 | 4 k | $100 \mathrm{k}\|\mid 1$ |
| 100 | 2 k | $100 \mathrm{k}\|\mid 1$ |
| 200 | 2 k | $200 \mathrm{k} \\| 0.5$ |
| 500 | 2 k | $500 \mathrm{k}\|\mid 0.2$ |
| 1000 | 2 k | $1 \mathrm{M} \\| 0.1$ |
| 2000 | 2 k | $2 \mathrm{M} \\| 0.05$ |
| 5000 | 2 k | $5 \mathrm{M} \\| 0.02$ |
| 10000 | 2 k | $10 \mathrm{M} \\| 0.01$ |



NOTES: (1) $\mathrm{C}_{2}$ and $\mathrm{C}_{\mathrm{O}}$ combine to form a 2-pole response that is -3 dB at 1 kHz . Each individual pole is at 1.5 kHz . (2) Output voltage is referenced to $I \mathrm{~A}_{\text {COMMON }}$ (see text).

Single-Supply Operation

| $\begin{aligned} & \text { DESIRED } \\ & \text { GAIN } \end{aligned}$ | $\begin{gathered} \mathbf{R}_{1} \\ (\Omega) \end{gathered}$ | $\begin{aligned} & \mathbf{R}_{2} \\| \mathbf{C}_{2} \\ & (\Omega \\| \mathrm{nF}) \end{aligned}$ |
| :---: | :---: | :---: |
| 0.1 | 400k | 20k \|| 5 |
| 0.2 | 400k | 40k \|| 2.5 |
| 0.5 | 400k | 100k \|| 1 |
| 1 | 400k | 200k \|| 0.5 |
| 2 | 200k | 200k \|| 0.5 |
| 5 | 80k | 200k \|| 0.5 |
| 10 | 40k | 200k \|| 0.5 |
| 20 | 20k | 200k \|| 0.5 |
| 50 | 8k | 200k \|| 0.5 |
| 100 | 4k | 200k \|| 0.5 |
| 200 | 2k | 200k \|| 0.5 |
| 500 | 2k | 500k \|| 0.2 |
| 1000 | 2k | 1M \|| 0.1 |
| 2000 | 2k | 2M \|| 0.05 |
| 5000 | 2k | 5M \|| 0.02 |
| 10000 | 2k | 10M \|| 0.01 |



NOTES: (1) $\mathrm{C}_{2}$ and $\mathrm{C}_{\mathrm{O}}$ combine to form a 2-pole response that is -3 dB at 1 kHz .
Each individual pole is at 1.5 kHz . (2) Output voltage is referenced to $\mathrm{IA}_{\text {соммол }}$ (see text). (3) Output pedestal required for measurement near zero (see Figure 6).

FIGURE 1. Basic Connections. NOTE: Connections for INA338 differ-see Pin Configuration for detail.

Following this design procedure for $\mathrm{R}_{1}$ produces the maximum possible input stage gain for best accuracy and lowest noise.
Circuit layout and supply bypassing can affect performance. Minimize the stray capacitance on pins 1 and 8 . Use recommended supply bypassing, including a capacitor directly from pin 7 to pin 4 ( $\mathrm{V}+$ to $\mathrm{V}-$ ), even with dual (split) power supplies (see Figure 1).

## DYNAMIC PERFORMANCE

The typical characteristic "Gain vs Frequency" shows that the INA337 has nearly constant bandwidth regardless of gain. This results from the bandwidth limiting from the recommended filters.

## NOISE PERFORMANCE

Internal auto-correction circuitry eliminates virtually all 1/f noise (noise that increases at low frequency) in gains of 100 or greater. Noise performance is affected by gain-setting resistor values. Follow recommendations in the "Setting Gain" section for best performance.
Total noise is a combination of input stage noise and output stage noise. When referred to the input, the total mid-band noise is:

$$
\begin{equation*}
V_{N}=33 n V / \sqrt{H z}+\frac{800 n V / \sqrt{\mathrm{Hz}}}{G} \tag{3}
\end{equation*}
$$

The output noise has some $1 / \mathrm{f}$ components that affect performance in gains less than 10. See typical characteristic "Input-Referred Voltage Noise vs Frequency."
High-frequency noise is created by internal auto-correction circuitry and is highly dependent on the filter characteristics chosen. This may be the dominant source of noise visible when viewing the output on an oscilloscope. Low cutoff frequency filters will provide lowest noise. Figure 2 shows the typical noise performance as a function of cutoff frequency.

FIGURE 2. Total Output Noise vs Filter Cutoff Frequency.

Applications sensitive to the spectral characteristics of highfrequency noise may require consideration of the spurious frequencies generated by internal clocking circuitry. "Spurs" occur at approximately 90 kHz and its harmonics (see typical characteristic "Input Referred Ripple") which may be reduced by additional filtering below 1 kHz .
Insufficient filtering at pin 5 can cause nonlinearity with large output voltage swings (very near the supply rails). Noise must be sufficiently filtered at pin 5 so that noise peaks do not "hit the rail" and change the average value of the signal. Figure 2 shows guidelines for filter cutoff frequency.

## HIGH-FREQUENCY NOISE

$\mathrm{C}_{2}$ and $\mathrm{C}_{\mathrm{O}}$ form filters to reduce internally generated autocorrection circuitry noise. Filter frequencies can be chosen to optimize the tradeoff between noise and frequency response of the application, as shown in Figure 2. The cutoff frequencies of the filters are generally set to the same frequency. Figure 2 shows the typical output noise for four gains as a function of the -3 dB cutoff frequency of each filter response. Small signals may exhibit the addition of internally generated auto-correction circuitry noise at the output. This noise, combined with broadband noise, becomes most evident in higher gains with filters of wider bandwidth.

## INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA337 is extremely highapproximately $10^{10} \Omega$. However, a path must be provided for the input bias current of both inputs. This input bias current is approximately $\pm 0.2 \mathrm{nA}$. High input impedance means that this input bias current changes very little with varying input voltage. Input circuitry must provide a path for this input bias current for proper operation. Figure 3 shows provisions for an input bias current path in a thermocouple application. Without a bias current path, the inputs will float to an undefined potential and the output voltage may not be valid.


FIGURE 3. Providing Input Bias Current Return Path.

## INPUT AND OUTPUT VOLTAGE

The INA337 and INA338 feature nearly rail-to-rail input behavior, with the linear input voltage range extending from 0.25 V above the negative rail to 0.1 V above the positive rail. The output is able to swing to within 0.25 V of the negative rail and 0.075 V of the positive rail. See Typical Characteristics Curve "Output Swing to the Negative Rail" for additional detail.

## INPUT PROTECTION

The inputs of the INA337 are protected with internal diodes connected to the power-supply rails. These diodes will clamp the applied signal to prevent it from damaging the input circuitry. If the input signal voltage can exceed the power supplies by more than 0.5 V , the input signal current should be limited to less than 10 mA to protect the internal clamp diodes. This can generally be done with a series input resistor. Some signal sources are inherently current-limited and do not require limiting resistors.

## INSIDE THE INA337

The INA337 uses a new, unique internal circuit topology that provides near rail-to-rail input. Unlike other instrumentation amplifiers, it can linearly process inputs from 0.25 V above the negative rail to 0.1 V beyond the positive rail. Conventional instrumentation amplifier circuits cannot deliver such performance, even if rail-to-rail op amps are used.
The ability to reject common-mode signals is derived in most instrumentation amplifiers through a combination of amplifier CMR and accurately matched resistor ratios. The INA337 converts the input voltage to a current. Currentmode signal processing provides rejection of commonmode input voltage and power-supply variation without accurately matched resistors.
The topology of the INA337 avoids aliasing issues that appear in instrumentation amplifiers that use sampled data techniques.

A simplified diagram shows the basic circuit function. The differential input voltage, $\left(\mathrm{V}_{\mathbb{I N}^{+}}\right)-\left(\mathrm{V}_{\mathbb{I N}^{-}}\right)$is applied across $R_{1}$. The signal-generated current through $R_{1}$ comes from $A 1$ and A2's output stages. A2 combines the current in $R_{1}$ with a mirrored replica of the current from A1. The resulting current in A2's output and associated current mirror is two times the current in $R_{1}$. This current flows in (or out) of pin 5 into $R_{2}$. The resulting gain equation is:

$$
G=\frac{2 R_{2}}{R_{1}}
$$

Amplifiers A1, A2 and their associated mirrors are powered from internal charge-pumps that provide voltage supplies that are beyond the positive negative supply. As a result, the voltage developed on $\mathrm{R}_{2}$ can actually swing 100 mV above the positive power-supply rail. A3 provides a buffered output of the voltage on $R_{2}$. A3's input stage is also operated from the charge-pumped power supplies for true rail-to-rail operation.


FIGURE 4. Simplified Circuit Diagram.

## FILTERING

Filtering can be adjusted through selection of $\mathrm{R}_{2} \mathrm{C}_{2}$ and $\mathrm{R}_{0} \mathrm{C}_{\mathrm{O}}$ for the desired tradeoff of noise and bandwidth. Adjustment of these components will result in more or less ripple due to auto-correction circuitry noise and will also affect broadband noise. Filtering limits slew rate, settling time, and output overload recovery time.
It is generally desirable to keep the resistance of $R_{O}$ relatively low to avoid DC gain error created by the subsequent stage loading. This may result in relatively high values for $C_{0}$ to produce the desired filter response. The impedance of $\mathrm{R}_{0} \mathrm{C}_{0}$ can be scaled higher to produce smaller capacitor values if the load impedance is very high.
Certain capacitor types greater than $0.1 \mu \mathrm{~F}$ may have dielectric absorption effects that can significantly increase settling time in high-accuracy applications (settling to $0.01 \%$ ). Polypropylene, polystyrene, and polycarbonate types are generally good. Certain "high-K" ceramic types may produce slow settling "tails." Settling time to $0.1 \%$ is not generally affected by high-K ceramic capacitors. Electrolytic types are not recommended for $\mathrm{C}_{2}$ and $\mathrm{C}_{\mathrm{O}}$.

## INA338 ENABLE FUNCTION

The INA338 can be enabled by applying a logic "High" voltage level to the Enable pin. Conversely, a logic "Low" voltage level will disable the amplifier, reducing its supply current from 2.4 mA to typically $2 \mu \mathrm{~A}$. For battery-operated applications, this feature may be used to greatly reduce the average current and extend battery life. This pin should be connected to a valid high or low voltage or driven, not left open circuit. The Enable pin can be modeled as a CMOS input gate as in Figure 5.


FIGURE 5. Enable Pin Model.

The enable time following shutdown is $75 \mu$ s plus the settling time due to filters (see Typical Characteristics, "Input Offset Voltage vs Warm-up Time"). Disable time is $100 \mu \mathrm{~s}$. This allows the INA338 to be operated as a "gated" amplifier, or to have its output multiplexed onto a common output bus. When disabled, the output assumes a high-impedance state.

## INA338 PIN 5

Pin 5 of the INA338 should be connected to $\mathrm{V}+$ to ensure proper operation.


FIGURE 6. Output Range Pedestal.


FIGURE 7. High-Side Shunt Measurement of Current Load.


FIGURE 8. Output Referenced to $\mathrm{V}_{\text {REF }} / 2$.

DGK (R-PDSO-G8)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
D. Falls within JEDEC MO-187


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
A. Falls within JEDEC MO-187

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INA337AIDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS \& Green | Call TI \| NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | BIM | Samples |
| INA337AIDGKT | ACTIVE | VSSOP | DGK | 8 | 250 | RoHS \& Green | Call TI \| NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | BIM | Samples |
| INA337AIDGKTG4 | ACTIVE | VSSOP | DGK | 8 | 250 | TBD | Call TI | Call TI | -40 to 125 |  | Samples |
| INA338AIDGST | ACTIVE | VSSOP | DGS | 10 | 250 | RoHS \& Green | Call TI \| NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | BIL | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free",
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated

